A switched-voltage high-accuracy sample/hold circuit
暂无分享,去创建一个
In this paper, three switched-voltage (SV) sample/hold (S/H) circuits are presented to compensate for clock-feed-through (CFT) and channel-length modulation effect. They consist of a CMOS SV-delay cell. Thus, the configuration is very simple. The proposed circuits can be operated using simple nonoverlapping two phase clocks. The performance is verified by simulations on PSpice.
[1] K. Murao,et al. A Switched-Voltage High-Accuracy Sample/Hold Circuit , 2006, APCCAS 2006 - 2006 IEEE Asia Pacific Conference on Circuits and Systems.
[2] Christofer Toumazou,et al. Switched-voltage: an adaptation of switched-currents for voltage-mode design , 1998 .