CMOS clamped-swing logic (CMOS CSL) and CMOS differential clamped-swing logic (CMOS DCSL)
暂无分享,去创建一个
[1] Robert J. Francis,et al. Ganged CMOS: trading standby power for speed , 1990 .
[2] M. G. Johnson. A symmetric CMOS NOR gate for high-speed applications , 1988 .
[3] Michitaka Kameyama,et al. A 32 × 32 BIT multiplier using multiple-valued MOS current-mode circuits , 1987, 1987 Symposium on VLSI Circuits.
[4] Chung-Yu Wu,et al. The analysis and design of CMOS multidrain logic and stacked multidrain logic , 1987 .
[5] Chung-Yu Wu,et al. CMOS nonthreshold logic (NTL) and cascode nonthreshold logic (CNTL) for high-speed applications , 1989 .
[6] J.M.F. van Dijk,et al. Differential split-level CMOS logic for sub-nanoseconds speeds , 1985 .
[7] Chung-Yu Wu,et al. Analysis and design of a new race-free four-phase CMOS logic , 1993 .
[8] Michitaka Kameyama,et al. Multiple-valued radix-2 signed-digit arithmetic circuits for high-performance VLSI systems , 1990 .
[9] Michitaka Kameyama,et al. Highly parallel residue arithmetic chip based on multiple-valued bidirectional current-mode logic , 1989 .