Analysis of Clock-Jitter Effects in Continuous-Time $\Delta \Sigma $ Modulators Using Discrete-Time Models
暂无分享,去创建一个
[1] Hassan Aboushady,et al. Jitter Effects in Continuous-Time Sigma-Delta Modulators with Delayed Return-to-Zero Feedback , 1998 .
[2] H. Aboushady,et al. Jitter effects in continuous-time /spl Sigma//spl Delta/ modulators with delayed return-to-zero feedback , 1998, 1998 IEEE International Conference on Electronics, Circuits and Systems. Surfing the Waves of Science and Technology (Cat. No.98EX196).
[3] Floyd M. Gardner,et al. A Transformation for Digital Simulation of Analog Filters , 1986, IEEE Trans. Commun..
[4] Robert H. M. van Veldhoven,et al. A 56 mW Continuous-Time Quadrature Cascaded $\Sigma\Delta$ Modulator With 77 dB DR in a Near Zero-IF 20 MHz Band , 2007, IEEE Journal of Solid-State Circuits.
[5] Andreas Wiesbauer,et al. Modelling and optimization of low pass continuous-time sigma delta modulators for clock jitter noise reduction , 2004, 2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512).
[6] Jaijeet Roychowdhury,et al. Reduced-order modeling of time-varying systems , 1999 .
[7] H. Tao,et al. Analysis of timing jitter in bandpass sigma-delta modulators , 1999 .
[8] Shanthi Pavan,et al. Fundamental Limitations of Continuous-Time Delta–Sigma Modulators Due to Clock Jitter , 2007, IEEE Transactions on Circuits and Systems I: Regular Papers.
[9] C. Holuigue,et al. A 20-mW 640-MHz CMOS Continuous-Time $\Sigma\Delta$ ADC With 20-MHz Signal Bandwidth, 80-dB Dynamic Range and 12-bit ENOB , 2006, IEEE Journal of Solid-State Circuits.
[10] Maurits Ortmanns,et al. A continuous-time /spl Sigma//spl Delta/ Modulator with reduced sensitivity to clock jitter through SCR feedback , 2005, IEEE Transactions on Circuits and Systems I: Regular Papers.
[11] W. Snelgrove,et al. Excess loop delay in continuous-time delta-sigma modulators , 1999 .
[12] Thomas Blon,et al. A 20-mW 640-MHz CMOS continuous-time ΣΔ ADC with 20-MHz signal bandwidth, 80-dB dynamic range and 12-bit ENOB , 2006 .
[13] W. Snelgrove,et al. Clock jitter and quantizer metastability in continuous-time delta-sigma modulators , 1999 .
[14] Ilan Rusnak,et al. FFT processing of randomly sampled harmonic signals , 1992, IEEE Trans. Signal Process..
[15] Kenneth W. Martin,et al. High-order multibit modulators and pseudo data-weighted-averaging in low-oversampling ΔΣ ADCs for broad-band applications , 2004, IEEE Trans. Circuits Syst. I Regul. Pap..
[16] M. Clara,et al. A 70-mW 300-MHz CMOS continuous-time /spl Sigma//spl Delta/ ADC with 15-MHz bandwidth and 11 bits of resolution , 2004, IEEE Journal of Solid-State Circuits.
[17] Ali Hajimiri,et al. A general theory of phase noise in electrical oscillators , 1998 .
[18] Gabor C. Temes,et al. Understanding Delta-Sigma Data Converters , 2004 .