Hierarchical Modeling of a Fractional Phase Locked Loop
暂无分享,去创建一个
The aim of this study is to provide a multi level VHDL-AMS modeling of an analog Phase Locked Loop (PLL). Three model levels are described, analyzed and compared in terms of simulation CPU times and accuracy. The characteristic parameters of the PLL, such as the settling time, overshoot, voltage variations linked to charge pump architecture and final voltage are extracted from the intermediate level.
[1] A. Diaz-Sanchez,et al. A novel CMOS charge-pump circuit with positive feedback for PLL applications , 2001, ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483).
[2] Gilles Jacquemod,et al. VHDL-AMS modeling of a multi-standard phase locked loop , 2005, 2005 12th IEEE International Conference on Electronics, Circuits and Systems.
[3] Lars C. Jansson,et al. A wideband 2.4-GHz delta-sigma fractional-NPLL with 1-Mb/s in-loop modulation , 2004, IEEE Journal of Solid-State Circuits.