Impedance renormalization in CMOS-based single-element electronic de-embedding

In this work, an impedance renormalization technique dedicated for single-element de-embedding algorithm is proposed. By performing impedance modulation using CMOS transistors, reflection measurements with both ideal shorts and opens are generated from the measured two-port S-parameters. Such measurements with known terminations are further utilized for finding the solution to the test fixture and the characteristic impedance of the on-chip transmission line. As a single structure is sufficient, considerable savings in silicon area and improved accuracy due to reduced number of probing is achievable. Experimental results up to 65 GHz have validated the proposed single-element approach.

[1]  Ali M. Niknejad,et al.  A single-element CMOS-based electronic de-embedding technique with TRL level of accuracy , 2015, 2015 IEEE MTT-S International Microwave Symposium.

[2]  H. Zirath,et al.  H-band MMIC amplifiers in 250 nm InP DHBT , 2012, 2012 19th International Conference on Microwaves, Radar & Wireless Communications.

[3]  E. Dacquay,et al.  Calibration-Kit Design for Millimeter-Wave Silicon Integrated Circuits , 2013, IEEE Transactions on Microwave Theory and Techniques.

[4]  L. Hayden,et al.  An enhanced Line-Reflect-Reflect-Match calibration , 2006, 2006 67th ARFTG Conference.

[5]  Dylan F. Williams,et al.  Characteristic-Impedance Measurement Error on , 2001 .

[6]  Dylan F. Williams,et al.  Accurate characteristic impedance measurement on silicon , 1998, 1998 IEEE MTT-S International Microwave Symposium Digest (Cat. No.98CH36192).