High performance full adder cell: A comparative analysis
暂无分享,去创建一个
[1] T. Henriksson,et al. Full-custom vs. standard-cell design flow - an adder case study , 2003, Proceedings of the ASP-DAC Asia and South Pacific Design Automation Conference, 2003..
[2] . T.Vigneswaran,et al. A Novel Low Power and High Performance 14 Transistor CMOS Full Adder Cell , 2006 .
[3] Tripti Sharma,et al. High speed, low power 8t full adder cell with 45% improvement in threshold loss problem , 2010, ICN 2010.
[4] Wu-Shiung Feng,et al. New efficient designs for XOR and XNOR functions on the transistor level , 1994, IEEE J. Solid State Circuits.
[5] Wolfgang Fichtner,et al. Low-power logic styles: CMOS versus pass-transistor logic , 1997, IEEE J. Solid State Circuits.
[6] Lizy Kurian John,et al. A novel low power energy recovery full adder cell , 1999, Proceedings Ninth Great Lakes Symposium on VLSI.
[7] . T.Vigneswaran,et al. A Novel Low Power, High Speed 14 Transistor CMOS Full Adder Cell with 50% Improvement in Threshold Loss Problem , 2008 .
[8] Yingtao Jiang,et al. Design and analysis of low-power 10-transistor full adders using novel XOR-XNOR gates , 2002 .