Validation of a fault-tolerant multiprocessor : baseline experiments and workload implementation
暂无分享,去创建一个
In the future, aircraft must employ highly reliable multiprocessors in order to achieve flight safety. Such computers must be experimentally validated before they are deployed. This project outlines a methodology for validating reliable multiprocessors. The methodology begins with baseline experiments, which tests a single phenomenon. As experiments progress, tools for performance testing are developed. The methodology is used, in part, on the Fault Tolerant Multiprocessor (FTMP) at NASA-Langley's AIRLAB facility. Experiments are designed to evaluate the fault-free performance of the system. Presented are the results of interrupt baseline experiments performed on FTMP. Interrupt causing exception conditions were tested, and several were found to have unimplemented interrupt handling software while one had an unimplemented interrupt vector. A synthetic workload model for realtime multiprocessors is then developed as an application level performance analysis tool. Details of the workload implementation and calibration are presented. Both the experimental methodology and the synthetic workload model are general enough to be applicable to reliable multiprocessors beside FTMP.
[1] R. J. Beynon,et al. Computers , 1985, Comput. Appl. Biosci..
[2] W.N. Toy,et al. Fault-tolerant design of local ESS processors , 1978, Proceedings of the IEEE.
[3] Domenico Ferrari,et al. Computer Systems Performance Evaluation , 1978 .
[4] 坂奥 喜一郎,et al. Research Triangle Institute通信 , 1966 .
[5] T. B. Smith,et al. Development and evaluation of a fault-tolerant multiprocessor (FTMP) computer , 1986 .