Energy and Area Efficient Tunnel FET-based Spiking Neural Networks
暂无分享,去创建一个
Exploiting the Tunnel FET (TFET) properties such as unidirectional conduction and asymmetric drain and source, we propose for the first time a novel TFET-based circuit design mechanism for spike timing dependent plasticity process. In the proposed circuit, we are able to reduce the transistor count by half, making the circuit more area and energy efficient. A neuron receiving input from ten synapses, containing the proposed learning circuit, was simulated and it operated with reduced area and energy consumption compared to the MOSFET-based implementation.
[1] Wei Zhao. Predictive technology modeling for scaled CMOS , 2009 .
[2] Wulfram Gerstner,et al. SPIKING NEURON MODELS Single Neurons , Populations , Plasticity , 2002 .
[3] Manan Suri,et al. Technologies émergentes de mémoire résistive pour les systèmes et application neuromorphique , 2013 .