Decimation filter compiler for oversampling A/D applications
暂无分享,去创建一个
A silicon compiler (DECGEN) which generates a decimation filter for oversampling A/D converters is described. It generates a multistage filter consisting of two stages of sinc filter and an equiripple bandshaping FIR filter. A heuristic procedure is derived for dividing the decimation ratio between the two stages of sinc filter in an optimum fashion. Digit serialization and hardware multiplexing are used for the target architecture in order to reduce silicon area.<<ETX>>
[1] E. Hogenauer,et al. An economical class of digital filters for decimation and interpolation , 1981 .
[2] Jan M. Rabaey,et al. An integrated CAD system for algorithm-specific IC design , 1991, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[3] H. S. Fetterman,et al. A 14-bit 80-kHz sigma-delta A/D converter: modeling, design and performance evaluation , 1989 .
[4] L.R. Rabiner,et al. Interpolation and decimation of digital signals—A tutorial review , 1981, Proceedings of the IEEE.