Through Silicon Via(TSV) defect/pinhole self test circuit for 3D-IC
暂无分享,去创建一个
The next generation of ICs will have greater density and speed than that of their predecessors due to the fact that they can be stacked into 3DICs. A common defect in this emerging technology, however, is that pinholes can form during the process of oxide deposition along the Through Silicon Via (TSV) walls. In this paper, four analog test circuits are explored for the purposes of detecting these pinholes. Each of the circuits uses the leakage current from a single PMOS. By using this leakage current to test the resistance between the TSV and ground, one can determine whether there is a pinhole creating a short between the TSV and the substrate.
[1] Joungho Kim,et al. Development and Evaluation of 3-D SiP with Vertically Interconnected Through Silicon Vias (TSV) , 2007, 2007 Proceedings 57th Electronic Components and Technology Conference.
[2] Paul S. Andry,et al. Fabrication and characterization of robust through-silicon vias for silicon-carrier applications , 2008, IBM J. Res. Dev..
[3] Preben Storås,et al. Development of cost-effective high-density through-wafer interconnects for 3D microsystems , 2006 .