Pulse Width Insensitive Design and Verification Methods
暂无分享,去创建一个
Many embedded controllers have some critical system states that depend on an asynchronous event. Currently handling them in design depends on the availability of always-on slow clocks. In this paper we present a generic asynchronous design scheme that doesn't require a clock and ensure a reliable functionality without associated deadlock scenarios sensitive to exact arrival times of asynchronous events. This is enabled by a novel pulse width insensitive design method, which also requires unconventional verification methodology that ensures thorough and comprehensive pre-silicon design quality. These have been applied on the latest, ultra-low cost embedded micro-controller design targeted for cost sensitive applications.
[1] Rubin A. Parekhji,et al. DFT for extremely low cost test of mixed signal SOCs with integrated RF and power management , 2011, 2011 IEEE International Test Conference.
[2] R. K. Mittal,et al. Circuit and DFT techniques for robust and low cost qualification of a mixed-signal SoC with integrated power management system , 2011, 2011 Design, Automation & Test in Europe.