AVISPA: a massively parallel reconfigurable accelerator

Standards and market uncertainties, non-recurring engineering costs, and lack of access to (or knowledge of) application IP requires the next generation of embedded computing platforms to be fully programmable. In terms of silicon cost and power, practical yet fully programmable embedded computing platforms are enabled by reconfigurable accelerators that replace fixed ASIC coprocessors in current standard platforms. The AVISPA reconfigurable accelerator is a landmark commercial offering, embodying the processor and compiler design technology that bridges the industry to fully programmable platforms in applications with extreme real-time performance requirements. The accelerator and its associated programming tools were created using a propriety automatic processor and tool generation flow. As a result AVISPA could be easily tailored to achieve high computational efficiency (MOPS/W) in the acceleration of critical digital signal processing kernels for software-defined radio. An innovative C-compiler, generated from the same methodology, aggressively exploits massive instruction parallelism in application kernels mapped onto the core. This paper explains the concepts behind AVISPA, discusses its architecture, gives details on its supporting compiler, and provides benchmarks for a number of application kernels.

[1]  Gert Slavenburg,et al.  An architectural overview of the programmable multimedia processor, TM-1 , 1996, COMPCON '96. Technologies for the Information Superhighway Digest of Papers.

[2]  E. Roza Systems-on-chip: what are the limits? , 2001 .

[3]  Lex Augusteijn,et al.  Instruction Scheduling for TriMedia , 1999, J. Instr. Level Parallelism.

[4]  Markus Weinhardt,et al.  PACT XPP—A Self-Reconfigurable Data Processing Architecture , 2003, The Journal of Supercomputing.

[5]  J.L. van Meerbergen,et al.  Constraint analysis for DSP code generation , 1997, Proceedings. Tenth International Symposium on System Synthesis (Cat. No.97TB100114).

[6]  Pete Foley The Mpact media processor redefines the multimedia PC , 1996, COMPCON '96. Technologies for the Information Superhighway Digest of Papers.

[7]  N. Seshan High VelociTI processing [Texas Instruments VLIW DSP architecture] , 1998 .