A 6.4/3.2/1.6 Gb/s low power interface with all digital clock multiplier for on-the-fly rate switching
暂无分享,去创建一个
Masum Hossain | Jared Zerbe | Barry Daly | Teva Stone | Wayne D. Dettloff | John C. Eble | Kambiz Kaviani | Kashinath Prabhu | Brian Tsang | Makarand Shirasgaonkar
[1] James E. Jaussi,et al. A Scalable 5–15 Gbps, 14–75 mW Low-Power I/O Transceiver in 65 nm CMOS , 2008, IEEE Journal of Solid-State Circuits.
[2] Michael Bucher,et al. A 4.3 GB/s Mobile Memory Interface With Power-Efficient Bandwidth Scaling , 2010, IEEE Journal of Solid-State Circuits.
[3] Jared Zerbe,et al. A 5.6Gb/s 2.4mW/Gb/s bidirectional link with 8ns power-on , 2011, 2011 Symposium on VLSI Circuits - Digest of Technical Papers.
[4] R. Mooney,et al. A Scalable 5-15Gbps, 14-75mW Low Power I/O Transceiver in 65nm CMOS , 2007, 2007 IEEE Symposium on VLSI Circuits.
[5] M. Horowitz,et al. A 14-mW 6.25-Gb/s Transceiver in 90-nm CMOS , 2007, IEEE Journal of Solid-State Circuits.
[6] Pavan Kumar Hanumolu,et al. Frequency detector for fast frequency lock of digital PLLs , 2007 .