Memory hierarchy design for a multiprocessor look-up engine
暂无分享,去创建一个
[1] Gunnar Karlsson,et al. IP-address lookup using LC-tries , 1999, IEEE J. Sel. Areas Commun..
[2] Devavrat Shah,et al. Fast Updating Algorithms for TCAMs , 2001, IEEE Micro.
[3] Tzi-cker Chiueh,et al. Cache memory design for network processors , 2000, Proceedings Sixth International Symposium on High-Performance Computer Architecture. HPCA-6 (Cat. No.PR00550).
[4] Larry L. Peterson,et al. Computer Networks: A Systems Approach, 5/E. , 2016 .
[5] Srinivasan Keshav,et al. Issues and trends in router design , 1998, IEEE Commun. Mag..
[6] Mike O'Connor,et al. The iFlow Address Processor , 2001, IEEE Micro.
[7] David Thomas,et al. The Art in Computer Programming , 2001 .
[8] Brian N. Bershad,et al. Characterizing processor architectures for programmable network interfaces , 2000, ICS '00.
[9] V. Srinivasan,et al. Fast address lookups using controlled prefix expansion , 1999, TOCS.
[10] Bernhard Plattner,et al. Scalable high-speed prefix matching , 2001, TOCS.
[11] Francis Zane,et al. Performance modeling for fast IP lookups , 2001, SIGMETRICS '01.
[12] Tzi-cker Chiueh,et al. High-performance IP routing table lookup using CPU caching , 1999, IEEE INFOCOM '99. Conference on Computer Communications. Proceedings. Eighteenth Annual Joint Conference of the IEEE Computer and Communications Societies. The Future is Now (Cat. No.99CH36320).