A generalized HSPICE/sup TM/ macro-model for pinned spin-dependent-tunneling devices
暂无分享,去创建一个
This work presents the first generalized circuit macro-model for a pinned Spin-Dependent-Tunneling (SDT) device. The macro-model is realized as a four terminal sub-circuit which emulates SDT device behavior over a wide range of sense and word line currents. This model accurately represents the nonlinear and hysteretic nature of an SDT device and HSPICE/sup TM/ simulations of memory circuits using this model show expected outcomes. The model is flexible and relatively simple: ranges of the write/read currents and device resistance values are incorporated as parameterized variables and no semiconductor devices are used within the model.
[1] A. Sedra. Microelectronic circuits , 1982 .
[2] W. Black,et al. High-speed circuits employing on-chip magnetic components , 1999, 1999 Southwest Symposium on Mixed-Signal Design (Cat. No.99EX286).