8-Bit Asynchronous Sparse-Tree Superconductor RSFQ Arithmetic-Logic Unit With a Rich Set of Operations
暂无分享,去创建一个
N. Yoshikawa | A. Fujimaki | M. Dorojevets | C. L. Ayala | N. Yoshikawa | A. Fujimaki | C. Ayala | M. Dorojevets
[1] H. Hasegawa,et al. Design of a superconducting ALU with a 3-input XOR gate , 2003 .
[2] R. Krishnamurthy,et al. A 4 GHz 130 nm address generation unit with 32-bit sparse-tree adder core , 2002, 2002 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.02CH37302).
[3] Dmitry Zinoviev,et al. FLUX chip: design of a 20-GHz 16-bit ultrapipelined RSFQ processor prototype based on 1.75-/spl mu/m LTS technology , 2001 .
[4] Joonhee Kang,et al. Construction of an RSFQ 4-bit ALU with half adder cells , 2005 .
[5] M Dorojevets,et al. 8-Bit Asynchronous Wave-Pipelined RSFQ Arithmetic-Logic Unit , 2011, IEEE Transactions on Applied Superconductivity.
[6] T. V. Filippov,et al. 20 GHz operation of an asynchronous wave-pipelined RSFQ arithmetic-logic unit , 2012 .
[7] Kazuyoshi Takagi,et al. Design of single flux quantum cells for a 10-Nb-layer process , 2009 .
[8] N. Yoshikawa,et al. 16-Bit Wave-Pipelined Sparse-Tree RSFQ Adder , 2013, IEEE Transactions on Applied Superconductivity.
[9] M Dorojevets,et al. Data-Flow Microarchitecture for Wide Datapath RSFQ Processors: Design Study , 2011, IEEE Transactions on Applied Superconductivity.
[10] Yuki Yamanashi,et al. Bit-Serial Single Flux Quantum Microprocessor CORE , 2008, IEICE Trans. Electron..