Suppression of Random Dopant-Induced Threshold Voltage Fluctuations in Sub-0 . 1m MOSFET ’ s with Epitaxial and-Doped Channels
暂无分享,去创建一个
[1] C. Mead,et al. Fundamental limitations in microelectronics—I. MOS technology , 1972 .
[2] R.W. Keyes,et al. Physical limits in digital electronics , 1975, Proceedings of the IEEE.
[3] Fumio Horiguchi,et al. Impact of surrounding gate transistor (SGT) for ultra-high-density LSI's , 1991 .
[4] Naoyuki Shigyo,et al. Effects of microscopic fluctuations in dopant distributions on MOSFET threshold voltage , 1992 .
[5] H. Wong,et al. Three-dimensional "atomistic" simulation of discrete random dopant distribution effects in sub-0.1 /spl mu/m MOSFET's , 1993, Proceedings of IEEE International Electron Devices Meeting.
[6] A. Toriumi,et al. Experimental study of threshold voltage fluctuation due to statistical variation of channel dopant number in MOSFET's , 1994 .
[7] D. Burnett,et al. Implications of fundamental threshold voltage variations for high-density SRAM and logic circuits , 1994, Proceedings of 1994 VLSI Technology Symposium.
[8] Michel Steyaert,et al. Threshold voltage mismatch in short-channel MOS transistors , 1994 .
[9] D. Flandre,et al. Modeling of ultrathin double-gate nMOS/SOI transistors , 1994 .
[10] C. Fiegna,et al. Application of semiclassical device simulation to trade-off studies for sub-0.1 /spl mu/m MOSFETs , 1994, Proceedings of 1994 IEEE International Electron Devices Meeting.
[11] D. Schmitt-Landsiedel,et al. Intra-die device parameter variations and their impact on digital CMOS gates at low supply voltages , 1995, Proceedings of International Electron Devices Meeting.
[12] Xinghai Tang,et al. Random MOSFET parameter fluctuation limits to gigascale integration (GSI) , 1996, 1996 Symposium on VLSI Technology. Digest of Technical Papers.
[13] T. Mizuno. Influence of Statistical Spatial-Nonuniformity of Dopant Atoms on Threshold Voltage in a System of Many MOSFETs , 1996 .
[14] Gerard Morin,et al. MOSFET Matching in a Deep Submicron Technology , 1996, ESSDERC '96: Proceedings of the 26th European Solid State Device Research Conference.
[15] K. Takeuchi,et al. Channel engineering for the reduction of random-dopant-placement-induced threshold voltage fluctuation , 1997, International Electron Devices Meeting. IEDM Technical Digest.
[16] H. Wong,et al. CMOS scaling into the nanometer regime , 1997, Proc. IEEE.
[17] Karl Goser,et al. Matching analysis of deposition defined 50-nm MOSFET's , 1998 .
[18] P. Stolk,et al. Modeling statistical dopant fluctuations in MOS transistors , 1998 .
[19] C. Yang,et al. Two-dimensional numerical simulation of Schottky barrier MOSFET with channel length to 10 nm , 1998 .
[20] G. Knoblinger,et al. What Do Matching Results of Medium Area MOSFETs Reveal for Large Area Devices in Typical Analog Applications , 1998, 28th European Solid-State Device Research Conference.
[21] Asen Asenov. Statistically reliable 'Atomistic' Simulation of Sub 100 nm MOSFETs , 1998 .
[22] Chenming Hu,et al. A 0 . 1m Delta-Doped MOSFET Fabricated with Post-Low-Energy Implanting Selective Epitaxy , 1998 .
[23] D. Vasileska,et al. Modeling of deep-submicrometer MOSFETs: random impurity effects, threshold voltage shifts and gate capacitance attenuation , 1998, 1998 Sixth International Workshop on Computational Electronics. Extended Abstracts (Cat. No.98EX116).
[24] A. Asenov. Random dopant induced threshold voltage lowering and fluctuations in sub-0.1 /spl mu/m MOSFET's: A 3-D "atomistic" simulation study , 1998 .