Carbon Nanotube Field Effect Transistor (CNTFET) and Resistive Random Access Memory (RRAM) Based Ternary Combinational Logic Circuits
暂无分享,去创建一个
Fawnizu Azmadi Hussin | Chia Yee Ooi | Farooq Ahmad Khanday | Fakhrul Zaman Rokhani | C. Y. Ooi | F. A. Khanday | Furqan Zahoor | Mohamad Radzi Ahmad | Illani Mohd Nawi | F. Rokhani | Furqan Zahoor | F. Hussin | Illani Mohd Nawi
[1] Ahmad M. El-Hajj,et al. High-Performance and Energy-Efficient CNFET-Based Designs for Ternary Logic Circuits , 2019, IEEE Access.
[2] K Navi,et al. High Speed Capacitor-Inverter Based Carbon Nanotube Full Adder , 2010, Nanoscale research letters.
[3] Subhasish Mitra,et al. Three-dimensional integration of nanotechnologies for computing and data storage on a single chip , 2017, Nature.
[4] Laxmi Kumre,et al. Energy-Efficient Ternary Arithmetic Logic Unit Design in CNTFET Technology , 2019, Circuits, Systems, and Signal Processing.
[5] Jörg Appenzeller,et al. Carbon Nanotubes for High-Performance Electronics—Progress and Prospect , 2008, Proceedings of the IEEE.
[6] T. Jayanthy,et al. Minimization of CNTFET Ternary Combinational Circuits Using Negation of Literals Technique , 2014, Arabian Journal for Science and Engineering.
[7] Hadi Samadi,et al. A new method on designing and simulating CNTFET_based ternary gates and arithmetic circuits , 2017, Microelectron. J..
[8] Toshiaki Natsuki,et al. Carbon Nanotube-Based Nanomechanical Sensor: Theoretical Analysis of Mechanical and Vibrational Properties , 2017 .
[9] F. A. Khanday,et al. Carbon nanotube field effect transistor (CNTFET) operational transconductance amplifier (OTA) based design of high frequency memristor emulator , 2020, International Journal of Numerical Modelling: Electronic Networks, Devices and Fields.
[10] E. Pérez,et al. Programming Pulse Width Assessment for Reliable and Low-Energy Endurance Performance in Al:HfO2-Based RRAM Arrays , 2020, Electronics.
[11] Masud H. Chowdhury,et al. Design of Ternary Logic and Arithmetic Circuits Using GNRFET , 2020, IEEE Open Journal of Nanotechnology.
[12] F. Zeng,et al. Recent progress in resistive random access memories: Materials, switching mechanisms, and performance , 2014 .
[13] Ahmad M. El-Hajj,et al. CNFET-based designs of Ternary Half-Adder using a novel "decoder-less" ternary multiplexer based on unary operators , 2020, Microelectron. J..
[14] D. Strukov,et al. Resistive switching phenomena in thin films: Materials, devices, and applications , 2012 .
[15] Francesca Campabadal,et al. Impact of Laser Attacks on the Switching Behavior of RRAM Devices , 2020, Electronics.
[16] Gerald E. Sobelman,et al. Bus Energy Consumption for Multilevel Signals , 2010, IEEE Transactions on Circuits and Systems I: Regular Papers.
[17] Keivan Navi,et al. High-performance ternary logic gates for nanoelectronics , 2015, Int. J. High Perform. Syst. Archit..
[18] Joseph Stephen Bassi,et al. Carbon nanotube field effect transistors: toward future nanoscale electronics , 2018 .
[19] Anu Gupta,et al. Design of CNTFET-based 2-bit ternary ALU for nanoelectronics , 2014 .
[20] Tun Zainal Azni Zulkifli,et al. Low-power RRAM Device based 1T1R Array Design with CNTFET as Access Device , 2019, 2019 IEEE Student Conference on Research and Development (SCOReD).
[21] Writam Banerjee,et al. Challenges and Applications of Emerging Nonvolatile Memory Devices , 2020, Electronics.
[22] Li Luo,et al. Implementation of Unbalanced Ternary Logic Gates with the Combination of Spintronic Memristor and CMOS , 2020, Electronics.
[23] Miroslav Kvassay,et al. Application of Generalized Reed–Muller Expression for Development of Non-Binary Circuits , 2019, Electronics.
[24] Fabrizio Lombardi,et al. Design and Evaluation of Multiple Valued Logic Gates Using Pseudo N-Type Carbon Nanotube FETs , 2014, IEEE Transactions on Nanotechnology.
[25] Masud H. Chowdhury,et al. Novel CNTFET and Memristor based Unbalanced Ternary Logic Gate , 2018, 2018 IEEE 61st International Midwest Symposium on Circuits and Systems (MWSCAS).
[26] A. Afzali,et al. Variability and reliability analysis in self-assembled multichannel carbon nanotube field-effect transistors , 2015 .
[27] Christian Lau,et al. Fabrication of carbon nanotube field-effect transistors in commercial silicon manufacturing facilities , 2020, Nature Electronics.
[28] Seied Ali Hosseini,et al. A new low power multiplexer based ternary multiplier using CNTFETs , 2018, AEU - International Journal of Electronics and Communications.
[29] Chetan Vudadha,et al. 2:1 Multiplexer based design for ternary logic circuits , 2013, 2013 IEEE Asia Pacific Conference on Postgraduate Research in Microelectronics and Electronics (PrimeAsia).
[30] Farooq Ahmad Khanday,et al. Resistive Random Access Memory (RRAM): an Overview of Materials, Switching Mechanism, Performance, Multilevel Cell (mlc) Storage, Modeling, and Applications , 2020, Nanoscale Research Letters.
[31] M.Anto Bennet,et al. A review on carbon nanotube field effect transistors (CNTFETs) for ultra-low power applications , 2018, Renewable and Sustainable Energy Reviews.
[32] Ee Wah Lim,et al. Conduction Mechanism of Valence Change Resistive Switching Memory: A Survey , 2015 .
[33] Yong-Bin Kim,et al. Design of a Ternary Memory Cell Using CNTFETs , 2012, IEEE Transactions on Nanotechnology.
[34] Mohammed E. Fouda,et al. Ternary Functions Design Using Memristive Threshold Logic , 2019, IEEE Access.
[35] Keivan Navi,et al. Two novel ultra high speed carbon nanotube Full-Adder cells , 2009, IEICE Electron. Express.
[36] Tun Zainal Azni Zulkifli,et al. Carbon Nanotube and Resistive Random Access Memory Based Unbalanced Ternary Logic Gates and Basic Arithmetic Circuits , 2020, IEEE Access.
[37] Keivan Navi,et al. A universal method for designing low-power carbon nanotube FET-based multiple-valued logic circuits , 2013, IET Comput. Digit. Tech..
[38] Yong-Bin Kim,et al. CNTFET-Based Design of Ternary Logic Gates and Arithmetic Circuits , 2011, IEEE Transactions on Nanotechnology.
[39] Nagarajan Raghavan,et al. Exploring the Impact of Variability in Resistance Distributions of RRAM on the Prediction Accuracy of Deep Learning Neural Networks , 2020 .
[40] Gurmohan Singh,et al. Design and performance analysis of a CNFET-based TCAM cell with dual-chirality selection , 2017 .