An IO block array in a radiation-hardened SOI SRAM-based FPGA

We present an input/output block (IOB) array used in the radiation-hardened SRAM-based field- programmable gate array (FPGA) VS1000, which is designed and fabricated with a 0.5 m partially depleted silicon-on-insulator (SOI) logic process at the CETC 58th Institute. Corresponding with the characteristics of the FPGA, each IOB includes a local routing pool and two IO cells composed of a signal path circuit, configurable input/output buffers and an ESD protection network. A boundary-scan path circuit can be used between the pro- grammable buffers and the input/output circuit or as a transparent circuit when the IOB is applied in different modes. Programmable IO buffers can be used at TTL/CMOS standard levels. The local routing pool enhances the flexibility and routability of the connection between the IOB array and the core logic. Radiation-hardened designs, including A-type and H-type body-tied transistors and special D-type registers, improve the anti-radiation performance. The ESD protection network, which provides a high-impulse discharge path on a pad, prevents the breakdown of the core logic caused by the immense current. These design strategies facilitate the design of FPGAs with different ca- pacities or architectures to form a series of FPGAs. The functionality and performance of the IOB array is proved after a functional test. The radiation test indicates that the proposed VS1000 chip with an IOB array has a total dose tolerance of 100 krad(Si), a dose survivability rate of 1.5 10 11 rad(Si)/s, and a neutron fluence immunity of 1 10 14 n/cm 2 .

[1]  P.A. Juliano,et al.  ESD protection design challenges for a high pin-count alpha microprocessor in a 0.13 μm CMOS SOI technology , 2003, 2003 Electrical Overstress/Electrostatic Discharge Symposium.

[2]  N. Subba,et al.  ESD protection for SOI technology using an under-the-box (substrate) diode structure , 2004, 2004 Electrical Overstress/Electrostatic Discharge Symposium.

[3]  J. Colinge Silicon-on-Insulator Technology , 1991 .

[4]  Liu Zhongli,et al.  Design for an IO block array in a tile-based FPGA , 2009 .

[5]  E. Worley,et al.  Sub-micron chip ESD protection schemes which avoid avalanching junctions , 1995, Electrical Overstress/Electrostatic Discharge Symposium Proceedings.

[6]  D. R. Ball,et al.  Design and evaluation of SOI devices for radiation environments , 2010, 2010 IEEE International SOI Conference (SOI).

[7]  Weizhong Wang High performance radiation hardened register cell design on standard CMOS process , 2003, 2003 IEEE Conference on Electron Devices and Solid-State Circuits (IEEE Cat. No.03TH8668).

[8]  Ma Xiaojun,et al.  Boundary-scan test circuit designed for FPGA , 2003, ASICON 2003.

[9]  Vladislav Vashchenko,et al.  ESD Design for Analog Circuits , 2010 .

[10]  R.A. Reed,et al.  Scaling and soft errors: Moore of the same for SOI ? , 2008, 2008 IEEE International SOI Conference.

[11]  D. Wristers,et al.  Advantages and challenges of high performance CMOS on SOI , 2001, 2001 IEEE International SOI Conference. Proceedings (Cat. No.01CH37207).