An IO block array in a radiation-hardened SOI SRAM-based FPGA
暂无分享,去创建一个
Wang Jian | Li Yan | Yang Bo | Stanley L. Chen | Li Ming | Zhao Yan | Li Jianzhong | Chen Liang | Yu Fang | Zhao Kai | Wu Lihua | Zhang Guoquan | Gao Jiantou | Liu Guizhai | Guo Xufeng | Liu Zhongli | Han Xiaowei | Zhang Feng | Zhang Qianli
[1] P.A. Juliano,et al. ESD protection design challenges for a high pin-count alpha microprocessor in a 0.13 μm CMOS SOI technology , 2003, 2003 Electrical Overstress/Electrostatic Discharge Symposium.
[2] N. Subba,et al. ESD protection for SOI technology using an under-the-box (substrate) diode structure , 2004, 2004 Electrical Overstress/Electrostatic Discharge Symposium.
[3] J. Colinge. Silicon-on-Insulator Technology , 1991 .
[4] Liu Zhongli,et al. Design for an IO block array in a tile-based FPGA , 2009 .
[5] E. Worley,et al. Sub-micron chip ESD protection schemes which avoid avalanching junctions , 1995, Electrical Overstress/Electrostatic Discharge Symposium Proceedings.
[6] D. R. Ball,et al. Design and evaluation of SOI devices for radiation environments , 2010, 2010 IEEE International SOI Conference (SOI).
[7] Weizhong Wang. High performance radiation hardened register cell design on standard CMOS process , 2003, 2003 IEEE Conference on Electron Devices and Solid-State Circuits (IEEE Cat. No.03TH8668).
[8] Ma Xiaojun,et al. Boundary-scan test circuit designed for FPGA , 2003, ASICON 2003.
[9] Vladislav Vashchenko,et al. ESD Design for Analog Circuits , 2010 .
[10] R.A. Reed,et al. Scaling and soft errors: Moore of the same for SOI ? , 2008, 2008 IEEE International SOI Conference.
[11] D. Wristers,et al. Advantages and challenges of high performance CMOS on SOI , 2001, 2001 IEEE International SOI Conference. Proceedings (Cat. No.01CH37207).