A 2-Gb/s Intrapanel Interface for TFT-LCD With a VSYNC-Embedded Subpixel Clock and a Cascaded Deskew and Multiphase DLL
暂无分享,去创建一个
Jae-Yoon Sim | Hong-June Park | Hee-Sub Lee | Young-Ho Choi | Hyung-Joon Chi | Soo-Min Lee | Jong-Jin Lim | Bu-Yeol Lee | Pil-Sung Kang | Jin-Cheol Hong
[1] Masayuki Mizuno,et al. A 2.0 Gb/s Clock-Embedded Interface for Full-HD 10-Bit 120 Hz LCD Drivers With 1/5-Rate Noise-Tolerant Phase and Frequency Recovery , 2009, IEEE Journal of Solid-State Circuits.
[2] Changsik Yoo,et al. Inter-Pin Skew Compensation Scheme for 3.2-Gb/s/pin Parallel Interface , 2010 .
[3] Chulwoo Kim,et al. A 140-Mb/s to 1.82-Gb/s Continuous-Rate Embedded Clock Receiver for Flat-Panel Displays , 2009, IEEE Transactions on Circuits and Systems II: Express Briefs.
[4] M. Horowitz,et al. A 2.4 Gb/s/pin simultaneous bidirectional parallel link with per-pin skew compensation , 2000, IEEE Journal of Solid-State Circuits.
[5] Takashi Nose,et al. 56.1: Invited Paper: A 12‐bit LCD Source Driver IC with Point‐to‐Point Link Interface , 2007 .
[6] Deog-Kyoon Jeong,et al. 43.3: Distinguished Paper: An Advanced Intra-Panel Interface (AiPi) with Clock Embedded Multi-Level Point-to-Point Differential Signaling for Large-Sized TFT-LCD Applications , 2006 .
[7] Shen-Iuan Liu,et al. Clock-deskew buffer using a SAR-controlled delay-locked loop , 2000, IEEE Journal of Solid-State Circuits.
[8] M. Bell. An LCD column driver using a switch capacitor DAC , 2005, IEEE Journal of Solid-State Circuits.
[9] Hong-June Park,et al. 6.3: A Low-EMI 2Gbps ClockAlignedtoData IntraPanel Interface (CADI) for TFT-LCD with the VSYNC-Embedded Clock and Equalization , 2010 .
[10] Hongyi Chen,et al. An Implementation of Fast-Locking and Wide-Range 11-bit Reversible SAR DLL , 2010, IEEE Transactions on Circuits and Systems II: Express Briefs.