An experimental 2T cell RAM with 7 ns access time at low temperature
暂无分享,去创建一个
A novel two-transistor DRAM cell technology is introduced which uses a unique clamped bit line, unbalanced-gain sense amplifier. The 2T cell topology offers nondestructive readout of the cell state and high-speed operation. The speed of the sense amplifier is independent of bit-line capacitance, and the bit lines of the new topology are insensitive to noise voltage coupling. The memory exhibits access times of 12.4 ns at 298 K and 7 ns at 89 K. The design is well suited to quasi-static low-temperature memory operation and high-speed cache memory applications
[1] W. M. Regitz,et al. A three transistor-cell, 1024-bit, 500 NS MOS RAM , 1970 .
[2] H. Shichijo,et al. Characteristics and three-dimensional integration of MOSFET's in small-grain LPCVD polycrystalline Silicon , 1985, IEEE Transactions on Electron Devices.