Optimisation of a thin epitaxial Si layer as Ge passivation layer to demonstrate deep sub-micron n- and p-FETs on Ge-On-Insulator substrates
暂无分享,去创建一个
Marc Heyns | Marc Meuris | G. Raskin | F. Letertre | B. De Jaeger | J. Van Steenbergen | Renaud Bonzom | Frederik Leys | Gillis Winderickx | O. Richard | M. Meuris | F. Leys | G. Winderickx | T. Billon | M. Heyns | B. D. Jaeger | O. Richard | T. Billon | J. Steenbergen | F. Letertre | E. Van Moorhem | G. Raskin | R. Bonzom | E. V. Moorhem
[1] B. Kaczer,et al. Experimental analysis of a Ge-HfO/sub 2/-TaN gate stack with a large amount of interface states , 2005, Proceedings of the 2005 International Conference on Microelectronic Test Structures, 2005. ICMTS 2005..
[2] Albert Chin,et al. Alternative surface passivation on germanium for metal-oxide-semiconductor applications with high-k gate dielectric , 2004 .