A new design of adder circuit for low power and high speed in sub-threshold region
暂无分享,去创建一个
[1] Anantha P. Chandrakasan,et al. Low-power CMOS digital design , 1992 .
[2] Kaushik Roy,et al. Dynamic VTH Scaling Scheme for Active Leakage Power Reduction , 2002, DATE.
[3] Keivan Navi,et al. An energy efficient full adder cell for low voltage , 2009, IEICE Electron. Express.
[4] M.Hosseinghadiry,et al. Two New Low Power High Performance Full Adders with Minimum Gates , 2009 .
[5] Kaushik Roy,et al. Dynamic V/sub TH/ scaling scheme for active leakage power reduction , 2002, Proceedings 2002 Design, Automation and Test in Europe Conference and Exhibition.
[6] Stephanie Thalberg,et al. Fundamentals Of Modern Vlsi Devices , 2016 .
[7] Anantha Chandrakasan,et al. Sub-threshold Design for Ultra Low-Power Systems , 2006, Series on Integrated Circuits and Systems.
[8] Keivan Navi,et al. Two new low-power Full Adders based on majority-not gates , 2009, Microelectron. J..
[9] Mahdiar Hosseinghadiry,et al. A New Full Swing Full Adder Based on New Logic Approach , 2010 .
[10] Shubhajit Roy Chowdhury,et al. A high Speed 8 Transistor Full Adder Design Using Novel 3 Transistor XOR Gates , 2008 .
[11] Tripti Sharma,et al. High performance full adder cell: A comparative analysis , 2010, 2010 IEEE Students Technology Symposium (TechSym).
[12] Tripti Sharma,et al. Ultra Low Power 1-Bit Full Adder , 2011 .