CMOS current steering logic for low-voltage mixed-signal integrated circuits

A quiet logic family-complementary metal-oxide-semiconductor (CMOS) current steering logic (CSL)-has been developed for use in low-voltage mixed-signal integrated circuits. Compared to a CMOS static logic gate with its output range of /spl Delta/V/sub logic//spl ap/V/sub dd/, a CSL gate swings only /spl Delta/V/sub logic//spl ap/V/sub T/+0.25 V because the constant current supplied by the PMOS load device is steered to ground through either an NMOS diode-connected device or switching network. Owing to the constant current, digital switching noise is 100/spl times/ smaller than in static logic. Another useful feature which can be used to calibrate CSL speed against process, temperature, and voltage variations is propagation delay that is approximately constant versus supply voltage and linear with bias current. Several CSL circuits have been fabricated using 0.8 and 1.2 /spl mu/m high-V/sub T/ n-well CMOS processes. Two self-loaded 39-stage ring oscillators fabricated using the 1.2 /spl mu/m process (1.2 V power supply) exhibited power-delay products of 12 and 70 fJ with average propagation delays of 0.4 and 0.7 ns, respectively. High-V/sub T/ and low-V/sub T/ CSL ALU's were operational at V/sub dd//spl ap/=0.70 V and V/sub dd//spl ap/0.40 V, respectively.

[1]  Rob A. Rutenbar,et al.  Addressing substrate coupling in mixed-mode ICs: simulation and power distribution synthesis , 1994, IEEE J. Solid State Circuits.

[2]  S. Masui Simulation of substrate coupling in mixed-signal MOS circuits , 1992, 1992 Symposium on VLSI Circuits Digest of Technical Papers.

[3]  Donald A. Kerth,et al.  A 126 dB linear switched-capacitor delta-sigma modulator , 1994, Proceedings of IEEE International Solid-State Circuits Conference - ISSCC '94.

[4]  Shoichi Masui,et al.  Experimental results and modeling techniques for substrate noise in mixed-signal integrated circuits , 1993 .

[5]  David J. Allstot,et al.  A substrate-referenced data-conversion architecture , 1991 .

[6]  B.M.J. Kup,et al.  A bit-stream digital-to-analog converter with 18-b resolution , 1991 .

[7]  Resve Saleh,et al.  Analysis and Design of Digital Integrated Circuits , 1983 .

[8]  V. von Kaenel,et al.  A voltage reduction technique for battery-operated systems , 1990 .

[9]  Anantha P. Chandrakasan,et al.  Low-power CMOS digital design , 1992 .

[10]  B.M.J. Kup,et al.  A Bitstrearn Digital-to-analog Converter With 18b Resolution , 1991, 1991 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.

[11]  D.A. Hodges,et al.  A self-calibrating 15 bit CMOS A/D converter , 1984, IEEE Journal of Solid-State Circuits.

[12]  P. Gray,et al.  A low-noise chopper-stabilized differential switched-capacitor filtering technique , 1981, 1981 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.

[13]  Christer Svensson,et al.  Trading speed for low power by choice of supply and threshold voltages , 1993 .