Architecture and methodology of a SoPC with 3.25Gbps CDR based SERDES and 1Gbps dynamic phase alignment
暂无分享,去创建一个
Toan Nguyen | Mei Luo | Rakesh H. Patel | Tam Nguyen | Huy Ngo | Vinson Chan | Victor Maruri | Ramanand Venkata | Arch Zaliznyak | Binh Ton | Kazi Asaduzzaman | Wilson Wong | Malik Kabani | Tin H. Lai | Shoujun Wang | Henry Y. Lui | Simardeep Maangat | Tung Hoang Tran | Tim Tri Hoang | S. Shumurayev | Chong Lee | John D. Lam
[1] Sau Wong,et al. CMOS erasable programmable logic with zero standby power , 1986, 1986 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.
[2] Vaughn Betz,et al. The stratixπ routing and logic architecture , 2003, FPGA '03.