Precise CMOS current sample/hold circuits using differential clock feedthrough attenuation techniques

New CMOS current sample/hold (CSH) circuits capable of overcoming the accuracy limitations in conventional circuits without significantly reducing operating speed are proposed and analyzed. A novel differential clock feedthrough attenuation (DCFA) technique is developed to attenuate the signal-dependent clock feedthrough errors. Unlike conventional techniques, the DCFA circuit allows the use of dynamic mirror techniques, and results in no additional finite output resistance errors or device mismatch errors. The test chip of the proposed fully differential CSH circuit with multiple outputs has been fabricated in 1.2-/spl mu/m CMOS technology. Using a single 5-V power supply, experimental results show that the signal-dependent clock feedthrough error current is less than /spl plusmn/0.4 /spl mu/A for the input currents from -550 /spl mu/A to 550 /spl mu/A. The acquisition time for a 900-/spl mu/A step transition to 0.1% settling accuracy is 150 ns. For a 410-/spl mu/A/sub p-p/ input at 250 MHz with the fabricated fully-differential CSH circuit clocked at 4 MHz, a total harmonic distortion of -60 dB, and a signal-to-noise ratio of 79 dB have been obtained. The active chip area and power consumption of the fabricated CSH circuit are 0.64 mm/sup 2/ and 20 mW, respectively. Both simulation and experimental results have successfully verified the functions and performance of the proposed CSH circuits. >

[1]  G. Pearce,et al.  Analogue IC Design: the Current Mode Approach , 1992 .

[2]  D. G. Nairn,et al.  A ratio-independent algorithmic analog-to-digital converter combining current mode and dynamic techniques , 1990 .

[3]  Zhenhua Wang Current-mode CMOS integrated circuits for analog computation and signal processing: A tutorial , 1991 .

[4]  David J. Allstot,et al.  CMOS continuous-time current-mode filters for high-frequency applications , 1993 .

[5]  C. Mangelsdorf,et al.  A wideband 10-bit, 20 Msps pipelined ADC using current-mode signals , 1990, 1990 37th IEEE International Conference on Solid-State Circuits.

[6]  B. Wooley,et al.  A high-speed sample-and-hold technique using a Miller hold capacitance , 1991, Digest of Technical Papers., 1990 Symposium on VLSI Circuits.

[7]  David J. Allstot,et al.  Switched-current circuit design issues , 1991 .

[8]  John B. Hughes,et al.  Switched-currents : an analogue technique for digital technology , 1993 .

[9]  Minkyu Song,et al.  A clock feedthrough reduction circuit for switched-current systems , 1993 .

[10]  David J. Allstot,et al.  Current-feedthrough effects and cancellation techniques in switched-current circuits , 1990, IEEE International Symposium on Circuits and Systems.

[11]  A. S. Jensen,et al.  Current Readout Of Infrared Detectors , 1987 .

[12]  John B. Hughes,et al.  Switched currents-a new technique for analog sampled-data signal processing , 1989, IEEE International Symposium on Circuits and Systems,.

[13]  David J. Allstot,et al.  Low-voltage fully-differential CMOS switched-current filters , 1993 .

[14]  David J. Allstot,et al.  Fully balanced CMOS current-mode circuits , 1993 .

[15]  John B. Hughes,et al.  Switched-current signal processing for video frequencies and beyond , 1993 .

[16]  E. A. Vittoz,et al.  Analysis and improvements of accurate dynamic current mirrors , 1990 .

[17]  S. J. Daubert,et al.  A transistor-only current-mode Sigma Delta modulator , 1992 .

[18]  P. Aubert,et al.  Monolithic optical position encoder with on-chip photodiodes , 1988 .