Design and testing of CMOS compatible EEPROM
暂无分享,去创建一个
[1] Alan Baker,et al. An in-system reprogrammable 32 K*8 CMOS flash memory , 1988 .
[2] Jung-Hoon Chun,et al. A low power CMOS compatible embedded EEPROM for passive RFID tag , 2010, Microelectron. J..
[3] G. Yaron,et al. A 16K E/SUP 2/PROM employing new array architecture and designed-in reliability features , 1982, IEEE Journal of Solid-State Circuits.
[4] J. F. Dickson,et al. On-chip high-voltage generation in MNOS integrated circuits using an improved voltage multiplier technique , 1976 .
[5] A. Concannon,et al. A novel CMOS-compatible top-floating-gate EEPROM cell for embedded applications , 2003 .
[6] Solid-state circuits conference scheduled for February 9–11 , 1965, IEEE Spectrum.
[7] S. Sze,et al. A floating gate and its application to memory devices , 1967 .