A 40Gb/s multi-data-rate CMOS transceiver chipset with SFI-5 interface for optical transmission systems
暂无分享,去创建一个
Y. Amamiya | Z. Yamazaki | R. Ohhira | N. Kawahara | T. Yamase | A. Noda | S. Kaeriyama | H. Noguchi | K. Hosoya | M. Okamoto | S. Tomari | H. Yamaguchi | H. Shoda | H. Ikeda | S. Tanaka | T. Takahashi | K. Hijioka | A. Tanabe | S. Fujita
[1] Hankyu Chi,et al. A 40-Gb/s transceiver in 0.13-μm CMOS technology , 2008, 2008 IEEE Symposium on VLSI Circuits.
[2] Y. Amamiya,et al. Crosstalk Analysis Method of 3-D Solenoid On-chip Inductors for High-speed CMOS SoCs , 2008, 2008 International Interconnect Technology Conference.
[3] K. Ohhata,et al. A low-jitter 16:1 MUX and a high-sensitivity 1:16 DEMUX with integrated 39.8 to 43GHz VCO for OC-768 communication systems , 2004, 2004 IEEE International Solid-State Circuits Conference (IEEE Cat. No.04CH37519).
[4] R. Ohhira,et al. A 35-to-46-Gb/s Ultra-Low Jitter Clock and Data Recovery Circuit for Optical Fiber Transmission Systems , 2007, 2007 IEEE Compound Semiconductor Integrated Circuits Symposium.
[5] Lijun Li,et al. A 34Gb/s 2:1 MUX/CMU based on a distributed amplifier using 0.18/spl mu/m CMOS , 2005, Digest of Technical Papers. 2005 Symposium on VLSI Circuits, 2005..
[6] Deog-Kyoon Jeong,et al. Circuit techniques for a 40Gb/s transmitter in 0.13/spl mu/m CMOS , 2005, ISSCC. 2005 IEEE International Digest of Technical Papers. Solid-State Circuits Conference, 2005..
[7] Thomas W. Krawczyk,et al. A 39.8Gb/s to 43.1Gb/s SFI-5 compliant 16:1 multiplexer and 1:16 demultiplexer for optical communication systems , 2003, Proceedings of the IEEE 2003 Custom Integrated Circuits Conference, 2003..