A 32-channel 12-bits 65nm Wilkinson ADC for CMS central tracker

The ADC proposed in this paper is part of a larger VLSI (Very Large Scale Integration) circuit, called Detector Control Unit (DCU), whose aim is to monitor some critical quantities in the High-Energy Physical experiments inside the Large Hadron Collider (LHC). In particular it has been developed for the CMS (Compact Muon Solenoid) central tracker. The damage caused by radiation in such an environment requires that some key-parameters like leakage currents, local temperatures and supply voltages are carefully monitored in order to reduce failure events and improve overall performance. Indeed, CMOS integrated circuits, if exposed to very high radiation levels can experience large leakage currents and significant voltage/temperature variations. For this reason this monitoring system has been realized to provide real time information about the electrical/physical scenario of detectors. The ADC here shown, based on a Wilkinson single-slope architecture, has a resolution of 12 bits and is able to manage 32 input analog channels. Simulation results have shown a definitive 11 bit accuracy and a power consumption of about 500 μW. The ADC has been designed in CMOS 65 nm technology. It operates with a 40 MHz clock frequency. The final signal sample rate is about 5.5 kHz.

[1]  A. Marchioro,et al.  The Detector Control Unit: An ASIC for the monitoring of the CMS silicon tracker , 2003, 2003 IEEE Nuclear Science Symposium. Conference Record (IEEE Cat. No.03CH37515).

[2]  Chih-Cheng Hsieh,et al.  A new rail-to-rail comparator with adaptive power control for low power SAR ADCs in biomedical application , 2010, Proceedings of 2010 IEEE International Symposium on Circuits and Systems.

[3]  Andrea Baschirotto,et al.  A 32-channel 12-bits single slope A-to-D converter for LHC environment , 2013, Proceedings of 2013 International Conference on IC Design & Technology (ICICDT).

[4]  Antonio Torralba,et al.  Low supply voltage high-performance CMOS current mirror with low input and output voltage requirements , 2004, IEEE Transactions on Circuits and Systems II: Express Briefs.

[5]  Wang Gang,et al.  Gate-enclosed NMOS transistors , 2011 .

[6]  M. De Matteis,et al.  An automatic calibration circuit for 12-bits single-ramp A-to-D converter in LHC environments , 2013, Proceedings of the 2013 9th Conference on Ph.D. Research in Microelectronics and Electronics (PRIME).