Elimination of the effect of bottom-plate capacitors in C-2C DAC using a layout technique

An efficient layout technique is proposed to eliminate the effect of the bottom-plate capacitors in a C-2C Digital to Analog Converter (DAC). Using this technique, the bottom-plate capacitors of 2C capacitors in the C-2C structure are placed in parallel with 1C capacitors. Then, the effect of the bottom plate capacitors is nulled by modifying the size of the main 1C capacitors. Hence, avoiding the complexity of calibration, this technique can preclude the effect of the bottom-plate to ground capacitance. Statistical simulations prove that the proposed technique is robust to non-ideal effects such as mismatch or parasitic capacitors. A 10-bit C-2C DAC is modeled in COMSOL Multiphysics using the TSMC 90nm technology parameters to demonstrate the proposed method. Simulation results prove that the peak of INL and DNL are improved by factors of 66 and 116 compared to the conventional C-2C DAC. Moreover, using this technique multi-layer capacitors can be used along with MIM capacitors to increase the capacitance density. In a 90nm CMOS technology, the area of the capacitors in a 10-bit C-2C DAC is reduced by more than 63%.

[1]  L. Richard Carley,et al.  A 1.1V 50mW 2.5GS/s 7b Time-Interleaved C-2C SAR ADC in 45nm LP digital CMOS , 2009, 2009 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.

[2]  Zhangming Zhu,et al.  V CM -based monotonic capacitor switching scheme for SAR ADC , 2013 .

[3]  Y. Fouillet,et al.  Using electrofluidic devices as hyper-elastic strain sensors , 2015 .

[4]  Ata Khorami,et al.  One-dimensional adiabatic circuits with inherent charge recycling , 2015 .

[5]  Mohammad Yavari,et al.  Energy-efficient high-accuracy switching method for SAR ADCs , 2014 .

[6]  Wei Xiong,et al.  A 3-V, 6-Bit C-2C Digital-to-Analog Converter Using Complementary Organic Thin-Film Transistors on Glass , 2009, IEEE Journal of Solid-State Circuits.

[7]  Masanori Furuta,et al.  A 10-bit, 40-MS/s, 1.21 mW Pipelined SAR ADC Using Single-Ended 1.5-bit/cycle Conversion Technique , 2011, IEEE Journal of Solid-State Circuits.

[8]  Yong Zhao,et al.  Dielectrophoretic behavior of a single cell when manipulated by optoelectronic tweezers: A study based on COMSOL ALE simulations , 2015 .

[9]  A. B. Bhattacharyya,et al.  C-2C ladder voltage dividers for application in all-MOS A/D convertors , 1982 .

[10]  Shichang Zou,et al.  A 10-bit 2.5-MS/s SAR ADC with 60.46 dB SNDR in 0.13-μm CMOS technology , 2014 .

[11]  Ata Khorami,et al.  Zero-power mismatch-independent digital to analog converter , 2015 .

[12]  Lin Cong Pseudo C-2C ladder-based data converter technique , 2001 .

[13]  Parveen Lehana,et al.  Design and fabrication of electrostatic micro-cantilever array as audible frequency generator , 2015 .

[14]  Eric A. M. Klumperink,et al.  A 10-bit Charge-Redistribution ADC Consuming 1.9 $\mu$W at 1 MS/s , 2010, IEEE Journal of Solid-State Circuits.