5.6 A 0.13μm fully digital low-dropout regulator with adaptive control and reduced dynamic stability for ultra-wide dynamic range
暂无分享,去创建一个
Arijit Raychowdhury | Samantak Gangopadhyay | Saad Bin Nasir | A. Raychowdhury | S. Gangopadhyay | Saad Bin Nasir
[1] Seongwon Kim,et al. Dual-Loop System of Distributed Microregulators With High DC Accuracy, Load Response Time Below 500 ps, and 85-mV Dropout Voltage , 2012, IEEE Journal of Solid-State Circuits.
[2] Kazunori Watanabe,et al. 0.5-V input digital LDO with 98.7% current efficiency and 2.7-µA quiescent current in 65nm CMOS , 2010, IEEE Custom Integrated Circuits Conference 2010.
[3] Kevin G. Stawiasz,et al. 5.2 Distributed system of digitally controlled microregulators enabling per-core DVFS for the POWER8TM microprocessor , 2014, 2014 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC).
[4] S. Rajapandian,et al. High Voltage Tolerant Linear Regulator With Fast Digital Control for Biasing of Integrated DC-DC Converters , 2007, IEEE Journal of Solid-State Circuits.
[5] Ke-Horng Chen,et al. A 0.6V resistance-locked loop embedded digital low dropout regulator in 40nm CMOS with 77% power supply rejection improvement , 2013, 2013 Symposium on VLSI Circuits.
[6] Arijit Raychowdhury,et al. Modeling and analysis of digital linear dropout regulators with adaptive control for high efficiency under wide dynamic range digital loads , 2014, 2014 Design, Automation & Test in Europe Conference & Exhibition (DATE).
[7] Rudy Lauwereins,et al. Design, Automation, and Test in Europe , 2008 .