Field-Free 3T2SOT MRAM for Non-Volatile Cache Memories

Continued scaling of Complementary Metal Oxide Semiconductor (CMOS) integrated circuit technology is slowing down due to physical limitations, while the static power of CMOS based memory is increasing as the transistors shrink. As an alternative memory technology, the Spin Transfer Torque Magnetic RAM (STT-MRAM) remains limited to low-level, high-capacity caches because of the high write power and still unsatisfactory write access speed. Spin Orbit Torque MRAM (SOT-MRAM), which has been proposed to tackle this issue, still faces some issues including the poor read margin due to low Tunnel Magnetoresistance (TMR) and undesirable use of a magnetic field for deterministic switching. This article proposes a novel 3T2SOT (three Transistors and two SOT magnetic tunnel junctions) based field-free MRAM, which can achieve higher read speed and reliability by adopting a self-referencing scheme, and lower write power benefiting from an advanced switching mechanism. Detailed circuit-level simulation results show that the write latency of the proposed design can be reduced to $0.3~ns$ , and the write power is two orders of magnitude lower than STT-MRAM. Additionally, compared to SRAM, for 8 MB cache memory, the read speed of 3T2SOT MRAM is enhanced by 38.9%. Compared to conventional 2T1SOT MRAM, the read performance is similar and the read error rate is dropped by 96.1% at least.

[1]  Weisheng Zhao,et al.  High Speed, High Stability and Low Power Sensing Amplifier for MTJ/CMOS Hybrid Logic Circuits , 2009, IEEE Transactions on Magnetics.

[2]  Subhash Saini,et al.  Performance Evaluation of an Intel Haswell-and Ivy Bridge-Based Supercomputer Using Scientific and Engineering Applications , 2016, 2016 IEEE 18th International Conference on High Performance Computing and Communications; IEEE 14th International Conference on Smart City; IEEE 2nd International Conference on Data Science and Systems (HPCC/SmartCity/DSS).

[3]  William Legrand,et al.  Coherent Subnanosecond Switching of Perpendicular Magnetization by the Fieldlike Spin-Orbit Torque without an External Magnetic Field , 2015 .

[4]  Kaushik Roy,et al.  DSH-MRAM: Differential Spin Hall MRAM for On-Chip Memories , 2013, IEEE Electron Device Letters.

[5]  Liang Chang,et al.  Progresses and challenges of spin orbit torque driven magnetization switching and application (Invited) , 2018, 2018 IEEE International Symposium on Circuits and Systems (ISCAS).

[6]  Mahmut T. Kandemir,et al.  Leakage Current: Moore's Law Meets Static Power , 2003, Computer.

[7]  Seong-Ook Jung,et al.  A Novel Sensing Circuit for Deep Submicron Spin Transfer Torque MRAM (STT-MRAM) , 2012, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[8]  Aida Todri,et al.  Temperature Impact Analysis and Access Reliability Enhancement for 1T1MTJ STT-RAM , 2016, IEEE Transactions on Reliability.

[9]  Diana Tsvetanova,et al.  SOT-MRAM 300MM Integration for Low Power and Ultrafast Embedded Memories , 2018, 2018 IEEE Symposium on VLSI Circuits.

[10]  Kaushik Roy,et al.  Spin-Transfer Torque Memories: Devices, Circuits, and Systems , 2016, Proceedings of the IEEE.

[11]  Ying Wang,et al.  An Adaptive Thermal-Aware ECC Scheme for Reliable STT-MRAM LLC Design , 2019, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[12]  Meng-Fan Chang,et al.  A 28nm 32Kb embedded 2T2MTJ STT-MRAM macro with 1.3ns read-access time for fast and reliable read applications , 2018, 2018 IEEE International Solid - State Circuits Conference - (ISSCC).

[13]  Hisashi Shima,et al.  Resistive Random Access Memory (ReRAM) Based on Metal Oxides , 2010, Proceedings of the IEEE.

[14]  Cong Xu,et al.  NVSim: A Circuit-Level Performance, Energy, and Area Model for Emerging Nonvolatile Memory , 2012, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[15]  Brajesh Kumar Kaushik,et al.  Spintronics-Based Devices to Circuits: Perspectives and challenges. , 2016, IEEE Nanotechnology Magazine.

[16]  M. Breitwisch Phase Change Memory , 2008, 2008 International Interconnect Technology Conference.

[17]  Jun Yang,et al.  Energy reduction for STT-RAM using early write termination , 2009, 2009 IEEE/ACM International Conference on Computer-Aided Design - Digest of Technical Papers.

[18]  Kevin Garello,et al.  Ultra-Fast Perpendicular Spin–Orbit Torque MRAM , 2015, IEEE Transactions on Magnetics.

[19]  Youguang Zhang,et al.  Reliability-Enhanced Separated Pre-Charge Sensing Amplifier for Hybrid CMOS/MTJ Logic Circuits , 2017, IEEE Transactions on Magnetics.

[20]  Mehdi Baradaran Tahoori,et al.  Evaluation of Hybrid Memory Technologies Using SOT-MRAM for On-Chip Cache Hierarchy , 2015, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[21]  Zhaohao Wang,et al.  Evaluation of Ultrahigh-Speed Magnetic Memories Using Field-Free Spin–Orbit Torque , 2018, IEEE Transactions on Magnetics.

[22]  Chih-I Wu,et al.  Pulse-Width and Temperature Effect on the Switching Behavior of an Etch-Stop-on-MgO-Barrier Spin-Orbit Torque MRAM Cell , 2018, IEEE Electron Device Letters.

[23]  Tom Zhong,et al.  STT-MRAM for embedded memory applications from eNVM to last level cache , 2017, 2017 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S).

[24]  A. Fert,et al.  The emergence of spin electronics in data storage. , 2007, Nature materials.

[25]  Ying Wang,et al.  Bulkyflip: A NAND-SPIN-Based Last-Level Cache With Bandwidth-Oriented Write Management Policy , 2020, IEEE Transactions on Circuits and Systems I: Regular Papers.

[26]  Walter Hartner,et al.  FeRAM technology for high density applications , 2001, Microelectron. Reliab..

[27]  Zhaohao Wang,et al.  Perpendicular-anisotropy magnetic tunnel junction switched by spin-Hall-assisted spin-transfer torque , 2015, Journal of Physics D: Applied Physics.

[28]  Ali Sheikholeslami Source Degeneration [Circuit Intuitions] , 2014, IEEE Solid-State Circuits Magazine.

[29]  Jun Yang,et al.  A Self-Timed Voltage-Mode Sensing Scheme With Successive Sensing and Checking for STT-MRAM , 2020, IEEE Transactions on Circuits and Systems I: Regular Papers.

[30]  Bruce Jacob,et al.  Memory Systems: Cache, DRAM, Disk , 2007 .

[31]  S. Selberherr,et al.  Reliable Sub-Nanosecond Switching of a Perpendicular SOT-MRAM Cell without External Magnetic Field , 2018 .

[32]  Kaushik Roy,et al.  High Performance and Energy-Efficient On-Chip Cache Using Dual Port (1R/1W) Spin-Orbit Torque MRAM , 2016, IEEE Journal on Emerging and Selected Topics in Circuits and Systems.