Trench gate integration into planar technology for reduced on-resistance in LDMOS devices

In this paper, we report on the reduction of device resistance by up to 49% in junction isolated lateral double diffused metal-oxide-semiconductor (LDMOS) field effect transistors by incorporating trench gates into conventional planar technology. The process and device simulations of this novel device topology are based on different state-of-the-art LDMOS field effect transistor concepts with and without a reduced surface field extension (buried p-well) for high voltage applications used for standard IC and ASIC manufacturing processes in commercially available foundry processes. A limited number of additional process steps are required for manufacturing such a device, and the well implants can remain unchanged. By a straight-forward combination of trench gate with planar gate topology the device resistance can be reduced from 217mi2mm2 down to 110mΩ·mm2 for an underlying 50V LDMOS device with a 3.3V gate oxide. The robustness of trench gate integration into existing planar gate technology is demonstrated by fully maintaining the specified blocking properties.

[1]  C. T. Kirk,et al.  A theory of transistor cutoff frequency (fT) falloff at high current densities , 1962, IRE Transactions on Electron Devices.

[2]  Adrianus Willem Ludikhuize,et al.  A review of RESURF technology , 2000, 12th International Symposium on Power Semiconductor Devices & ICs. Proceedings (Cat. No.00CH37094).

[3]  Bo Zhang,et al.  A novel double RESURF LDMOS and a versatile JFET device used as internal power supply and current detector for SPIC , 2006, Microelectron. J..

[4]  Tobias Erlbacher,et al.  Reduced On Resistance in LDMOS Devices by Integrating Trench Gates Into Planar Technology , 2010, IEEE Electron Device Letters.

[5]  A. W. Ludikhuize,et al.  Kirk effect limitations in high voltage IC's , 1994, Proceedings of the 6th International Symposium on Power Semiconductor Devices and Ics.

[7]  K. Takasuka,et al.  Observation and Utilization of Boron Segregation in Trench MOSFETs to Improve Figure of Merit (FOM) , 2008, IEEE Electron Device Letters.