Trench gate integration into planar technology for reduced on-resistance in LDMOS devices
暂无分享,去创建一个
[1] C. T. Kirk,et al. A theory of transistor cutoff frequency (fT) falloff at high current densities , 1962, IRE Transactions on Electron Devices.
[2] Adrianus Willem Ludikhuize,et al. A review of RESURF technology , 2000, 12th International Symposium on Power Semiconductor Devices & ICs. Proceedings (Cat. No.00CH37094).
[3] Bo Zhang,et al. A novel double RESURF LDMOS and a versatile JFET device used as internal power supply and current detector for SPIC , 2006, Microelectron. J..
[4] Tobias Erlbacher,et al. Reduced On Resistance in LDMOS Devices by Integrating Trench Gates Into Planar Technology , 2010, IEEE Electron Device Letters.
[5] A. W. Ludikhuize,et al. Kirk effect limitations in high voltage IC's , 1994, Proceedings of the 6th International Symposium on Power Semiconductor Devices and Ics.
[7] K. Takasuka,et al. Observation and Utilization of Boron Segregation in Trench MOSFETs to Improve Figure of Merit (FOM) , 2008, IEEE Electron Device Letters.