Low-power pipelined LMS adaptive filter architectures with minimal adaptation delay1

The use of delayed coefficient adaptation in the least mean square (LMS) algorithm has enabled the design of pipelined architectures for real-time transversal adaptive filtering. However, the convergence speed of this delayed LMS (DLMS) algorithm, when compared with that of the standard LMS algorithm, is degraded and worsens with increase in the adaptation delay. Existing pipelined DLMS architectures have large adaptation delay and hence degraded convergence speed. We in this paper, first present a pipelined DLMS architecture with minimal adaptation delay for any given sampling rate. The architecture is synthesized by using a number of function preserving transformations on the signal flow graph representation of the DLMS algorithm. With the use of carry-save arithmetic, the pipelined architecture can support high sampling rates, limited only by the delay of a full adder and a 2-to-1 multiplexer. In the second part of this paper, we extend the synthesis methodology described in the first part, to synthesize pipelined DLMS architectures whose power dissipation meets a specified budget. This low-power architecture exploits the parallelism in the DLMS algorithm to meet the required computational throughput. The architecture exhibits a novel tradeoff between algorithmic performance (convergence speed) and power dissipation.

[1]  S. Ramanathan,et al.  A systolic architecture for LMS adaptive filtering with minimal adaptation delay , 1996, Proceedings of 9th International Conference on VLSI Design.

[2]  Dharma P. Agrawal,et al.  A high sampling rate delayed LMS filter architecture , 1993 .

[3]  Anantha P. Chandrakasan,et al.  Low-power CMOS digital design , 1992 .

[4]  Ali H. Sayed,et al.  H∞ optimality of the LMS algorithm , 1996, IEEE Trans. Signal Process..

[5]  Chin-Liang Wang Bit-serial VLSI implementation of delayed LMS adaptive FIR filters , 1994, IEEE Trans. Signal Process..

[6]  S. Ramanathan,et al.  Low-power configurable processor array for DLMS adaptive filtering , 1997, Proceedings Tenth International Conference on VLSI Design.

[7]  Keshab K. Parhi,et al.  High-level algorithm and architecture transformations for DSP synthesis , 1995, J. VLSI Signal Process..

[8]  Uming Ko,et al.  Low-power design techniques for high-performance CMOS adders , 1995, IEEE Trans. Very Large Scale Integr. Syst..

[9]  Joseph Thomas,et al.  Pipelined systolic architectures for DLMS adaptive filtering , 1996, J. VLSI Signal Process..

[10]  Takayasu Sakurai,et al.  Delay analysis of series-connected MOSFET circuits , 1991 .

[11]  Scott C. Douglas,et al.  A pipelined architecture for LMS adaptive FIR filters without adaptation delay , 1997, 1997 IEEE International Conference on Acoustics, Speech, and Signal Processing.

[12]  R.D. Poltmann,et al.  Conversion of the delayed LMS algorithm into the LMS algorithm , 1995, IEEE Signal Processing Letters.

[13]  Keshab K. Parhi,et al.  Relaxed look-ahead pipelined LMS adaptive filters and their application to ADPCM coder , 1993 .

[14]  Miodrag Potkonjak,et al.  Optimizing power using transformations , 1995, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[15]  Raziel Haimi-Cohen,et al.  A systolic array realization of an LMS adaptive filter and the effects of delayed adaptation , 1992, IEEE Trans. Signal Process..

[16]  Charles E. Leiserson,et al.  Optimizing synchronous systems , 1981, 22nd Annual Symposium on Foundations of Computer Science (sfcs 1981).

[17]  Chin-Liang Wang,et al.  A digit-serial VLSI architecture for delayed LMS adaptive FIR filtering , 1995, Proceedings of ISCAS'95 - International Symposium on Circuits and Systems.

[18]  Hitoshi Kiya,et al.  Pipelined LMS adaptive filter using a new look-ahead transformation , 1997, Proceedings of 1997 IEEE International Symposium on Circuits and Systems. Circuits and Systems in the Information Age ISCAS '97.

[19]  Toshiaki Yoshino,et al.  FIRGEN: a computer-aided design system for high performance FIR filter integrated circuits , 1991, IEEE Trans. Signal Process..

[20]  S. Ramanathan,et al.  A modular systolic architecture for delayed least mean squares adaptive filtering , 1995, Proceedings of the 8th International Conference on VLSI Design.

[21]  Fuyun Ling,et al.  The LMS algorithm with delayed coefficient adaptation , 1989, IEEE Trans. Acoust. Speech Signal Process..

[22]  Hitoshi Kiya,et al.  A new pipelined architecture of the LMS algorithm without degradation of convergence characteristics , 1997, 1997 IEEE International Conference on Acoustics, Speech, and Signal Processing.

[23]  Dharma P. Agrawal,et al.  Vectorization of the DLMS transversal adaptive filter , 1994, IEEE Trans. Signal Process..

[24]  Keshab K. Parhi,et al.  Synthesis of control circuits in folded pipelined DSP architectures , 1992 .