High-Speed Low-Complexity Reed-Solomon Decoder using Pipelined Berlekamp-Massey Algorithm and Its Folded Architecture

This paper presents a high-speed low- complexity pipelined Reed-Solomon (RS) (255,239) decoder using pipelined reformulated inversionless Berlekamp-Massey (pRiBM) algorithm and its folded version (PF-RiBM). Also, this paper offers efficient pipelining and folding technique of the RS decoders. This architecture uses pipelined Galois-Field (GF) multipliers in the syndrome computation block, key equation solver (KES) block, Forney block, Chien search block and error correction block to enhance the clock frequency. A high-speed pipelined RS decoder based on the pRiBM algorithm and its folded version have been designed and implemented with 90- nm CMOS technology in a supply voltage of 1.1 V. The proposed RS(255,239) decoder operates at a clock frequency of 700 MHz using the pRiBM architecture and also operates at a clock frequency of 750 MHz using the PF-RiBM, respectively. The proposed architectures feature high clock frequency and low-complexity.

[1]  Naresh R. Shanbhag,et al.  High-speed architectures for Reed-Solomon decoders , 2001, IEEE Trans. Very Large Scale Integr. Syst..

[2]  Myung Hoon Sunwoo,et al.  Enhanced degree computationless modified Euclid's algorithm for Reed-Solomon decoder , 2006, 2006 IEEE International Symposium on Circuits and Systems.

[3]  Saji Joseph,et al.  Threshold Voltage Control through Layer Doping of Double Gate MOSFETs , 2010 .

[4]  W. Wilhelm A new scalable VLSI architecture for Reed-Solomon decoders , 1999 .

[5]  Hanho Lee High-speed VLSI architecture for parallel Reed-Solomon decoder , 2003, IEEE Trans. Very Large Scale Integr. Syst..

[6]  J. H. Yuen,et al.  A VLSI design of a pipeline Reed-Solomon decoder , 1985, ICASSP '85. IEEE International Conference on Acoustics, Speech, and Signal Processing.

[7]  Jae-Yoon Sim,et al.  A TX Clock Timing Technique for the CIJ Compensation of Coupled Microstrip Lines , 2010 .

[8]  Zhongfeng Wang,et al.  High-speed area-efficient versatile Reed-Solomon decoder design for multi-mode applications , 2009, 2009 IEEE Workshop on Signal Processing Systems.

[9]  Myung Hoon Sunwoo,et al.  Enhanced degree computationless modified Euclid's algorithm for Reed-Solomon decoders , 2007 .

[10]  Jongyoon Shin,et al.  A High-Speed Pipelined Degree-Computationless Modified Euclidean Algorithm Architecture for Reed-Solomon Decoders , 2007, 2007 IEEE International Symposium on Circuits and Systems.

[11]  Trieu-Kien Truong,et al.  A VLSI Design of a Pipeline Reed-Solomon Decoder , 1985, IEEE Transactions on Computers.