An optimized hardware architecture for intra prediction for HEVC
暂无分享,去创建一个
[1] OhmJens-Rainer,et al. Comparison of the Coding Efficiency of Video Coding Standards—Including High Efficiency Video Coding (HEVC) , 2012 .
[2] Ilker Hamzaoglu,et al. A high performance and low energy intra prediction hardware for High Efficiency Video Coding , 2012, 22nd International Conference on Field Programmable Logic and Applications (FPL).
[3] H. Loukil,et al. An efficient pipeline execution of H.264/AVC intra 4×4 frame design , 2010, 2010 7th International Multi- Conference on Systems, Signals and Devices.
[4] Tampere Hall. 2005 International Conference on Field Programmable Logic and Applications (FPL) , 2005 .
[5] Gary J. Sullivan,et al. Overview of the High Efficiency Video Coding (HEVC) Standard , 2012, IEEE Transactions on Circuits and Systems for Video Technology.
[6] Guangming Shi,et al. An efficient VLSI architecture for 4×4 intra prediction in the High Efficiency Video Coding (HEVC) standard , 2011, 2011 18th IEEE International Conference on Image Processing.
[7] Colin Doutre,et al. HEVC: The New Gold Standard for Video Compression: How Does HEVC Compare with H.264/AVC? , 2012, IEEE Consumer Electronics Magazine.
[8] Ahmed Ben Atitallah,et al. An efficient architecture VLSI for 4×4 intra prediction in HEVC standard , 2013, 10th International Multi-Conferences on Systems, Signals & Devices 2013 (SSD13).