A cell synthesis method for salicide process [CMOS logic]

Our method utilizes the local interconnect between adjacent transistors, which is available in some salicide processes, and optimizes the transistor placement of a cell considering both area and the number of local interconnects. In this way we reduce the number of metal wires and contacts, The circuit model is not restricted to conventional series-parallel CMOS logic, and our method enables us to synthesize CMOS pass-transistor circuits, Experimental results show that our method uses the local interconnect effectively, and optimizes both cell area and metal wirelength.

[1]  C. C. Chen,et al.  The Layout Synthesizer: An Automatic Netlist-to-Layout System , 1989, 26th ACM/IEEE Design Automation Conference.

[2]  Takashi Fujii,et al.  Two-dimensional layout synthesis for large-scale CMOS circuits , 1991, 1991 IEEE International Conference on Computer-Aided Design Digest of Technical Papers.

[3]  Daniel H. Linder,et al.  Automatic Layout Synthesis of Leaf Cells , 1995, 32nd Design Automation Conference.

[4]  Masahiro Fukui,et al.  A two-dimensional transistor placement for cell synthesis , 1997, Proceedings of ASP-DAC '97: Asia and South Pacific Design Automation Conference.

[5]  John P. Hayes,et al.  A hierarchical technique for minimum-width layout of two-dimensional CMOS cells , 1997, Proceedings Tenth International Conference on VLSI Design.

[6]  Yasuhiko Sasaki,et al.  ALPS: an automatic layouter for pass-transistor cell synthesis , 1998, Proceedings of 1998 Asia and South Pacific Design Automation Conference.