0.0234mm2/1mW DCO Based Clock/Data Recovery for Gbit/s Applications
暂无分享,去创建一个
[1] Chih-Kong Ken Yang,et al. A 0.5-/spl mu/m CMOS 4.0-Gbit/s serial link transceiver with data recovery using oversampling , 1998 .
[2] J. L. Sonntag,et al. A Digital Clock and Data Recovery Architecture for Multi-Gigabit/s Binary Links , 2006 .
[3] Jinwook Kim,et al. A quad-channel 3.125Gb/s/ch serial-link transceiver with mixed-mode adaptive equalizer in 0.18 /spl mu/m CMOS , 2004, 2004 IEEE International Solid-State Circuits Conference (IEEE Cat. No.04CH37519).
[4] Woo-Young Choi,et al. A 1.25-Gb/s digitally-controlled dual-loop clock and data recovery circuit with enhanced phase resolution , 2006, 2006 IEEE International Symposium on Circuits and Systems.
[5] John T. Stonick,et al. A digital clock and data recovery architecture for multi-gigabit/s binary links , 2005, Proceedings of the IEEE 2005 Custom Integrated Circuits Conference, 2005..
[6] Deog-Kyoon Jeong,et al. A quad 3.125 Gbps transceiver cell with all-digital data recovery circuits , 2005, Digest of Technical Papers. 2005 Symposium on VLSI Circuits, 2005..