Efficient routability checking for global wires in planar layouts
暂无分享,去创建一个
In VLSI and printed wiring board design, routing process usually consists of two stages: the global routing and the detailed routing. The routability checking is to decide whether the global wires can be transformed into the detailed ones or not. In this paper, we propose two graphs, the capacity checking graph and the initial flow graph, for the efficient routability checking.
[1] Richard Cole,et al. River Routing Every Which Way, but Loose (Extended Abstract) , 1984, FOCS.
[2] Charles E. Leiserson,et al. Algorithms for routing and testing routability of planar VLSI layouts , 1985, STOC '85.
[3] Masao Sato,et al. Routability of a rubber-band sketch , 1991, 28th ACM/IEEE Design Automation Conference.
[4] 川口 泰,et al. Two Graphs for Efficient Routability Checking , 1995 .