VLSI design of a quaternary carry ripple adder
暂无分享,去创建一个
The design of a CMOS quaternary carry ripple adder is presented. The adder uses a single 5-V power supply. Layout and simulations for 4-, 8-, and 16-stage adders were done with MCNC (Microelectric Center of North Carolina) tools for VLSI design. The simulation results are compared with results for equivalent binary adders in terms of speed, chip area, power dissipation, number of transistors, and noise margin. The study indicates a speed advantage for the quaternary adder as the number of stages are increased.<<ETX>>
[1] K. Wayne Current,et al. Implementing Parallel Counters with Four-Valued Threshold Logic , 1979, IEEE Transactions on Computers.
[2] Stanley L. Hurst,et al. Multiple-Valued Logic—its Status and its Future , 1984, IEEE Transactions on Computers.
[3] B. Donoghue,et al. A 256K HCMOS ROM using a four-state cell approach , 1985, IEEE Journal of Solid-State Circuits.
[4] K. W. Current,et al. Four-valued threshold logic full adder circuit implementations , 1978, MVL '78.