A novel 0.7 V two-port 6T SRAM memory cell structure with single-bit-line simultaneous read-and-write access (SBLSRWA) capability using partially-depleted SOI CMOS dynamic-threshold technique
暂无分享,去创建一个
Summary form only given. This paper reports a novel low-voltage two-port 6T SRAM memory cell structure with single-bit-line simultaneous read-and-write access capability using a partially-depleted SOI CMOS dynamic-threshold technique. With an innovative approach connecting the body terminal of an NMOS device in the latch and the write access pass transistor to the write word line, this 6T memory cell can be used to provide SBLSRWA capability for 0.7 V two-port SOI CMOS VLSI SRAM, as verified by MEDICI results.
[1] James B. Kuo,et al. CMOS VLSI engineering: silicon-on-insulator (SOI) , 1998 .
[2] Toshiaki Yamanaka,et al. A 16-Mb CMOS SRAM with a 2.3- mu m/sup 2/ single-bit-line memory cell , 1993 .
[3] J. Bokor,et al. A dynamic threshold voltage MOSFET (DTMOS) for very low voltage operation , 1994, IEEE Electron Device Letters.