Reducing pin and area overhead in fault-tolerant FPGA-based designs
暂无分享,去创建一个
[1] Raoul Velazco,et al. Two CMOS memory cells suitable for the design of SEU-tolerant VLSI circuits , 1994 .
[2] M. Nicolaidis,et al. Evaluation of a soft error tolerance technique based on time and/or space redundancy , 2000, Proceedings 13th Symposium on Integrated Circuits and Systems Design (Cat. No.PR00843).
[3] Michael Nicolaidis,et al. Embedded robustness IPs for transient-error-free ICs , 2002, IEEE Design & Test of Computers.
[4] Mark M. Hart,et al. Radiation in the Environment , 2005 .
[5] E. Normand. Single event upset at ground level , 1996 .
[6] Barry W. Johnson,et al. Efficient use of time and hardware redundancy for concurrent error detection in a 32-bit VLSI adder , 1988 .
[7] A. Johnston. Scaling and Technology Issues for Soft Error Rates , 2000 .
[8] W. W. Peterson,et al. Error-Correcting Codes. , 1962 .
[9] Lorena Anghel,et al. Cost reduction and evaluation of temporary faults detecting technique , 2000, DATE '00.
[10] L. R. Rockett. A design based on proven concepts of an SEU-immune CMOS configuration data cell for reprogrammable FPGAs , 2001 .
[11] C. Carmichael,et al. Proton Testing of SEU Mitigation Methods for the Virtex FPGA , 2001 .
[12] C. Carmichael,et al. A fault injection analysis of Virtex FPGA TMR design methodology , 2001, RADECS 2001. 2001 6th European Conference on Radiation and Its Effects on Components and Systems (Cat. No.01TH8605).