Ultra-low-power variable-resolution successive approximation ADC for biomedical application
暂无分享,去创建一个
An ultra-low-power variable-resolution successive approximation analogue-to-digital converter (ADC) is presented. A novel binary search algorithm architecture is proposed to replace the conventional digital-to-analogue converter to significantly reduce system area and power consumption. The proposed ADC consumes less than 22.2 /spl mu/W of power at a conventional 2 V battery supply with a sampling rate of 200 samples/s, and standby power consumption of less than 1 /spl mu/W.
[1] Phillip E Allen,et al. CMOS Analog Circuit Design , 1987 .
[2] E.K.F. Lee,et al. A 1-V, 8-bit successive approximation ADC in standard CMOS process , 2000, IEEE Journal of Solid-State Circuits.
[3] Eugene N. Bruce,et al. Biomedical Signal Processing and Signal Modeling , 2000 .
[4] Hai Phuong. Le,et al. Performance analysis of optimised CMOS comparator , 2003 .