Frequency Scaling and High Speed Transceiver Logic Based Low Power UART design on 45nm FPGA
暂无分享,去创建一个
Abhishek Kumar | Bishwajeet Pandey | Vishal Jain | D M Akbar Hussain | Mohammad Atiqur Rahman | Ayoub Bahanasse
[1] Harsh Sohal,et al. Design and performance analysis of RAM_RD_CONTROL module using Xilinx ISE 14.2 , 2016, 2016 5th International Conference on Wireless Networks and Embedded Systems (WECON).
[2] Harpreet Kaur,et al. 28nm FPGA based Power Optimized UART Design using HSTL I/O Standards , 2015 .
[3] Amanpreet Kaur,et al. Thermal Aware Low Power Universal Asynchronous Receiver Transmitter Design on FPGA , 2014, 2014 International Conference on Computational Intelligence and Communication Networks.
[4] Bishwajeet Pandey,et al. HSTL IO Standard Based Energy Efficient Multiplier Design using Nikhilam Navatashcaramam Dashatah on 28nm FPGA , 2015 .
[5] Simranpreet Kaur,et al. Thermally Aware LVCMOS based Low Power Universal Asynchronous Receiver Transmitter Design on FPGA , 2016 .