A two-level pipeline input interface circuit with probability splitting computation function used in analog decoder

In receiver, the output of demodulator is generally ¿soft-bit¿ signal in serial form. While the channel decoder implemented by analog circuits requires parallel decoder implemented by analog circuits requires parallel computation. To decrease the complexity and power consumption of analog decoder, the paper employs 0.6 ¿m CMOS technology to design a two-level pipeline input interface circuit including two important functions: serial-to-parallel conversion and probability splitting. The interface circuit consists of four parts: sampling and holding cell, switch cell, voltage-to-current conversion cell, and probability splitting cell, which make the analog decoder avoid using ADC circuit. Simulation results show that the input interface circuit works well and reduces the chip area and power dissipation compared with that fabricated by traditional method. The maximum speed of the circuit is up to 50 MHz, and the total power consumption is 304.8 ¿W. The interface circuit can be used in implementing the analog decoders for Turbo code and LDPC code.

[1]  P.G. Gulak,et al.  A 13.3Mb/s 0.35/spl mu/m CMOS analog turbo decoder IC with a configurable interleaver , 2003, 2003 IEEE International Solid-State Circuits Conference, 2003. Digest of Technical Papers. ISSCC..

[2]  R.R. Harrison,et al.  CMOS analog MAP decoder for (8,4) Hamming code , 2004, IEEE Journal of Solid-State Circuits.

[3]  C. Plett,et al.  A 0.18-$muhbox m$CMOS Analog Min-Sum Iterative Decoder for a (32,8) Low-Density Parity-Check (LDPC) Code , 2006, IEEE Journal of Solid-State Circuits.