Generator choices for delay test
暂无分享,去创建一个
[1] Srinivas Patil,et al. Broad-side delay test , 1994, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[2] Srinivas Patil,et al. Skewed-Load Transition Test: Part II, Coverage , 1992, Proceedings International Test Conference 1992.
[3] J. Savir,et al. A multiple seed linear feedback shift register , 1990, Proceedings. International Test Conference 1990.
[4] Jacob Savir. Skewed-Load Transition Test: Part I, Calculus , 1992, Proceedings International Test Conference 1992.
[5] Jacob Savir,et al. AT-SPEED TEST IS NOT NECESSARILY AN AC TEST , 1991, 1991, Proceedings. International Test Conference.
[6] Jacob Savir,et al. AC strength of a pattern generator , 1992, J. Electron. Test..
[7] Srinivas Patil,et al. Scan-based transition test , 1993, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[8] John A. Waicukauski,et al. On computing the sizes of detected delay faults , 1990, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[9] Srinivas Patil,et al. On broad-side delay test , 1994, IEEE Trans. Very Large Scale Integr. Syst..
[10] Gordon L. Smith,et al. Model for Delay Faults Based upon Paths , 1985, ITC.
[11] Jacob Savir,et al. Random Pattern Testability of Delay Faults , 1988, IEEE Trans. Computers.
[12] Jacob Savir,et al. Built In Test for VLSI: Pseudorandom Techniques , 1987 .