Validating simulation model cycle times at Seagate Technology

This paper describes the validation of cycle times in a factory simulation model of a new recording head wafer manufacturing facility at Seagate Technology, Minneapolis, MN. The project goals were to determine which factors were causing cycle time deltas between the model and the actual factory, and to add detail to the simulation model to bring cycle times closer to reality. The study found that the most significant contributors to the cycle time delta were number of tools, number of operators, level of operator cross-training, and assumptions about rework, downtime, and equipment dedication.

[1]  K. Potti,et al.  Using simulation to improve semiconductor manufacturing , 1997 .

[2]  J. Fowler,et al.  Supporting manufacturing with simulation: model design, development, and deployment , 1996, Proceedings Winter Simulation Conference.

[3]  Reha Uzsoy,et al.  Quantifying the benefits of cycle time reduction in semiconductor wafer fabrication , 2000 .

[4]  Mansooreh Mollaghasemi,et al.  Validation and verification of the simulation model of a photolithography process in semiconductor manufacturing , 1998, 1998 Winter Simulation Conference. Proceedings (Cat. No.98CH36274).

[5]  A. Spence,et al.  Capacity planning of a photolithography work cell in a wafer manufacturing line , 1987, Proceedings. 1987 IEEE International Conference on Robotics and Automation.

[6]  Navdeep S. Grewal,et al.  Integrating targeted cycle-time reduction into the capital planning process , 1998, 1998 Winter Simulation Conference. Proceedings (Cat. No.98CH36274).

[7]  Steven Brown,et al.  Effective implementation of cycle time reduction strategies for semiconductor back-end manufacturing , 1998, 1998 Winter Simulation Conference. Proceedings (Cat. No.98CH36274).

[8]  John W. Fowler,et al.  Measurable improvements in cycle-time-constrained capacity , 1997, 1997 IEEE International Symposium on Semiconductor Manufacturing Conference Proceedings (Cat. No.97CH36023).