A one division per clock pipelined division architecture based on LAPR (lookahead of partial-remainder) for low-power ECC applications

We propose a pipelined division architecture for low-power ECC applications, which is based on partial-division on group basis and lookahead technique exploiting the linearity in finite field arithmetic. The throughput is one division per clock regardless of the degree of the dividend polynomial. The salient feature of this architecture is that it leads to very low power-delay product. To verify the relative performance of the proposed division architecture over the conventional one using LFSR, three RS and BCH code applications were fabricated using 0.8 /spl mu/m double metal CMOS technology. Experimental results show about 32, 65, 67 times improvement in power consumption compared with conventional one using LFSR.

[1]  Gadiel Seroussi,et al.  A systolic Reed-Solomon encoder , 1991, IEEE Trans. Inf. Theory.

[2]  T. Takeuchi,et al.  A High Speed Signal Processing for Quadruple Speed CD-ROM , 1994, IEEE International Conference on Consumer Electronics.

[3]  M. Lowy Low power spread spectrum code generator based on parallel shift register implementation , 1994, Proceedings of 1994 IEEE Symposium on Low Power Electronics.

[4]  Anantha P. Chandrakasan,et al.  A low power chipset for portable multimedia applications , 1994, Proceedings of IEEE International Solid-State Circuits Conference - ISSCC '94.

[5]  R. Blahut Theory and practice of error control codes , 1983 .