A one division per clock pipelined division architecture based on LAPR (lookahead of partial-remainder) for low-power ECC applications
暂无分享,去创建一个
[1] Gadiel Seroussi,et al. A systolic Reed-Solomon encoder , 1991, IEEE Trans. Inf. Theory.
[2] T. Takeuchi,et al. A High Speed Signal Processing for Quadruple Speed CD-ROM , 1994, IEEE International Conference on Consumer Electronics.
[3] M. Lowy. Low power spread spectrum code generator based on parallel shift register implementation , 1994, Proceedings of 1994 IEEE Symposium on Low Power Electronics.
[4] Anantha P. Chandrakasan,et al. A low power chipset for portable multimedia applications , 1994, Proceedings of IEEE International Solid-State Circuits Conference - ISSCC '94.
[5] R. Blahut. Theory and practice of error control codes , 1983 .