Design of Low Leakage Variability Aware ONOFIC CMOS Standard Cell Library
暂无分享,去创建一个
[1] Manisha Pattanaik,et al. ONOFIC approach: low power high speed nanoscale VLSI circuits design , 2014 .
[2] I. Miller,et al. An integrated geometric driven bipolar analog/digital standard cell and semi custom design environment , 1990, Third Annual IEEE Proceedings on ASIC Seminar and Exhibit.
[3] Jianping Hu,et al. Designs and Implementations of Low-Leakage Digital Standard Cells Based on Gate- Length Biasing , 2013 .
[4] Manisha Pattanaik,et al. Techniques for Low Leakage nanoscale VLSI Circuits: a Comparative Study , 2014, J. Circuits Syst. Comput..
[5] Marco Lanuzza,et al. Gate‐level body biasing technique for high‐speed sub‐threshold CMOS logic gates , 2014, Int. J. Circuit Theory Appl..
[6] Manisha Pattanaik,et al. Process, Voltage and Temperature Variations Aware Low Leakage Approach for Nanoscale CMOS Circuits , 2014, J. Low Power Electron..