TSV noise coupling in 3D IC using guard ring

Three Dimensional (3D) chip integration may provide a path to miniaturization, high bandwidth, low power, high performance and system scaling. Major efforts are currently underway throughout the IC industry to develop the capability to integrate device chips by stacking them vertically and using through-silicon vias (TSVs). In 3D IC using TSV, TSV noise coupling is one of the most significant consideration for circuit design. In this paper for the noise isolation between TSV and silicon substrate, p+ guard ring structure was proposed around signal TSV and examine with different doping concentration levels of the guard ring. In addition to that noise coupling from TSV to silicon substrate was analyzed with different liner (silicon dioxide, CVD diamond, Benzocyclobutene (BCB)) materials for the above structure. After investigating all results, TSV with BCB as liner material surrounded by p+ guard ring gives the better noise reduction from TSV to substrate by considering all constraints.

[1]  Joungho Kim,et al.  Modeling and analysis of differential signal Through Silicon Via (TSV) in 3D IC , 2010, 2010 IEEE CPMT Symposium Japan.

[2]  Junho Lee,et al.  Modeling and Analysis of Through-Silicon Via (TSV) Noise Coupling and Suppression Using a Guard Ring , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[3]  Zheyao Wang,et al.  Thermal and Electrical Properties of BCB-Liner Through-Silicon Vias , 2014, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[4]  Ali Afzali-Kusha,et al.  Substrate Noise Coupling in SoC Design: Modeling, Avoidance, and Validation , 2006, Proceedings of the IEEE.

[5]  Joungho Kim,et al.  TSV modeling and noise coupling in 3D IC , 2010, 3rd Electronics System Integration Technology Conference ESTC.

[6]  Joungho Kim,et al.  Guard ring effect for through silicon via (TSV) noise coupling reduction , 2010, 2010 IEEE CPMT Symposium Japan.

[7]  Joungho Kim,et al.  Through silicon via (TSV) shielding structures , 2010, 19th Topical Meeting on Electrical Performance of Electronic Packaging and Systems.

[8]  Shahriar Mirabbasi,et al.  On the behaviour of passive guard-rings in lightly doped substrates , 2006, 2006 IEEE International Symposium on Circuits and Systems.

[9]  Zheyao Wang,et al.  Low Capacitance Through-Silicon-Vias With Uniform Benzocyclobutene Insulation Layers , 2013, IEEE Transactions on Components, Packaging and Manufacturing Technology.